• Àüü
  • ÀüÀÚ/Àü±â
  • Åë½Å
  • ÄÄÇ»ÅÍ
´Ý±â

»çÀÌÆ®¸Ê

Loading..

Please wait....

±¹³» ³í¹®Áö

Ȩ Ȩ > ¿¬±¸¹®Çå > ±¹³» ³í¹®Áö > Çѱ¹Á¤º¸Åë½ÅÇÐȸ ³í¹®Áö (Journal of the Korea Institute of Information and Communication Engineering)

Çѱ¹Á¤º¸Åë½ÅÇÐȸ ³í¹®Áö (Journal of the Korea Institute of Information and Communication Engineering)

Current Result Document :

ÇѱÛÁ¦¸ñ(Korean Title) ¿ÂĨ¹ö½º¸¦ ÀÌ¿ëÇÑ ·±Å¸ÀÓ Çϵå¿þ¾î Æ®·ÎÀÌ ¸ñ¸¶ °ËÃâ SoC ¼³°è
¿µ¹®Á¦¸ñ(English Title) Run-Time Hardware Trojans Detection Using On-Chip Bus for System-on-Chip Design
ÀúÀÚ(Author) Kanda Guard   ¹Ú½Â¿ë   ·ù±¤±â   Guard Kanda   Seungyong Park   Kwangki Ryoo  
¿ø¹®¼ö·Ïó(Citation) VOL 20 NO. 02 PP. 0343 ~ 0350 (2016. 02)
Çѱ۳»¿ë
(Korean Abstract)
º» ³í¹®¿¡¼­´Â °¨¿°µÈ IP·ÎºÎÅÍ ¾Ç¼º °ø°ÝÀ» °¨ÁöÇÏ°í ¿¹¹æÇϱâ À§ÇÑ ¾ÈÀüÇÏ°í È¿À²ÀûÀÎ ¿ÂĨ¹ö½º¸¦ ±â¼úÇÑ´Ù. ´ëºÎºÐÀÇ »óÈ£-¿¬°á ½Ã½ºÅÛ(¿ÂĨ¹ö½º)Àº ¸ðµç µ¥ÀÌÅÍ¿Í Á¦¾î ½ÅÈ£°¡ ¹ÐÁ¢ÇÏ°Ô ¿¬°áµÇ¾îÀֱ⠶§¹®¿¡ Çϵå¿þ¾î ¸»¿þ¾î °ø°Ý¿¡ Ãë¾àÇÏ´Ù. º» ³í¹®¿¡¼­ Á¦¾ÈÇÏ´Â º¸¾È ¹ö½º´Â °³¼±µÈ ¾ÆºñÅÍ, ¾îµå·¹½º µðÄÚµù, ¸¶½ºÅÍ¿Í ½½·¹À̺ê ÀÎÅÍÆäÀ̽º·Î ±¸¼ºµÇ¸ç, AHB (Advanced High-performance Bus)¿Í APB(Advance Peripheral Bus)¸¦ ÀÌ¿ëÇÏ¿© ¼³°èµÇ¾ú´Ù. ¶ÇÇÑ, º¸¾È ¹ö½º´Â ¸Å Àü¼Û¸¶´Ù ¾ÆºñÅÍ°¡ ¸¶½ºÅÍÀÇ Á¡À¯À²À» È®ÀÎÇÏ°í °¨¿°µÈ ¸¶½ºÅÍ¿Í ½½·¹À̺긦 °ü¸®ÇÏ´Â ¾Ë°í¸®ÁòÀ¸·Î ±¸ÇöÇÏ¿´´Ù. Á¦¾ÈÇÏ´Â Çϵå¿þ¾î´Â Xilinx ISE 14.7À» »ç¿ëÇÏ¿© ¼³°èÇÏ¿´À¸¸ç, Virtex4 XC4VLX80 FPGA µð¹ÙÀ̽º°¡ ÀåÂøµÈ HBE-SoC-IPD Å×½ºÆ® º¸µå¸¦ »ç¿ëÇÏ¿© °ËÁõÇÏ¿´´Ù. TSMC 0.13um CMOS Ç¥ÁØ ¼¿ ¶óÀ̺귯¸®·Î ÇÕ¼ºÇÑ °á°ú ¾à 39K°³ÀÇ °ÔÀÌÆ®·Î ±¸ÇöµÇ¾úÀ¸¸ç ÃÖ´ë µ¿ÀÛÁÖÆļö´Â 313MHzÀÌ´Ù.
¿µ¹®³»¿ë
(English Abstract)
A secure and effective on-chip bus for detecting and preventing malicious attacks by infected IPs is presented in this paper. Most system inter-connects (on-chip bus) are vulnerable to hardware Trojan (Malware) attack because all data and control signals are routed. A proposed secure bus with modifications in arbitration, address decoding, and wrapping for bus master and slaves is designed using the Advanced High-Performance and Advance Peripheral Bus (AHB and APB Bus). It is implemented with the concept that arbiter checks share of masters and manage infected masters and slaves in every transaction. The proposed hardware is designed with the Xilinx 14.7 ISE and verified using the HBE-SoC-IPD test board equipped with Virtex4 XC4VLX80 FPGA device. The design has a total gate count of 39K at an operating frequency of 313MHz using the 0.13¥ìm TSMC process.
Å°¿öµå(Keyword) AHB ¹ö½º   Çϵå¿þ¾î Æ®·ÎÀÌ ¸ñ¸¶   IP   ¾Ç¼ºÄڵ堠 SoC   AHB Bus   Hardware Trojan Horse   IP   Malware   SoC  
ÆÄÀÏ÷ºÎ PDF ´Ù¿î·Îµå